IBM Touts New Liquid-Cooling Technique.
4 posters
Page 1 of 1
IBM Touts New Liquid-Cooling Technique.
IBM to Use Liquid to Cool 3D Chips
In IBM’s labs, tiny rivers of water are cooling computer chips that have circuits and components stacked on top of each other. The design promises to increase the number of circuits on a chip and significantly reduce energy consumed by data centers.
IBM researchers, in collaboration with the Fraunhofer Institute in Berlin, demonstrated a prototype that integrates the cooling system into the 3D chips by piping water directly between each layer in the stack.
These so-called 3D chip stacks – which take chips and memory devices that traditionally sit side-by-side on a silicon wafer and stacks them together on top of one another – presents one of the most promising approaches to enhancing chip performance beyond its predicted limits.
IBM believes that 3D chip stacks would have an aggregated heat dissipation of close to 1 kilowatt with an area of 4 square centimeters and a thickness of about 1 millimeter. Moreover, each layer poses an additional barrier to heat removal.
“As we package chips on top of each other to significantly speed a processor’s capability to process data, we have found that conventional coolers attached to the back of a chip don’t scale. In order to exploit the potential of high-performance 3D chip stacking, we need interlayer cooling. Until now, nobody has demonstrated viable solutions to this problem,” explained Thomas Brunschwiler, project leader at IBM’s Zurich research laboratory.
The IBM team piped water into cooling structures as thin as a human hair (50 microns) between the individual chip layers in order to remove heat efficiently at the source. Using the superior thermophysical qualities of water, scientists were able to demonstrate a cooling performance of up to 180W/cm² per layer for a stack with a typical footprint of 4 cm².
In these experiments, scientists piped water through a 1 by 1cm test vehicle, consisting of a cooling layer between two dies or heat sources. The cooling layer measures only about 100 microns in height and is packed with 10 000 vertical interconnects per square centimeter.
The team overcame key technical challenges in designing a system that maximizes the water flow through the layers, yet hermetically seals the interconnects to prevent water from causing electrical shorts. The complexity of such a system resembles that of a human brain, wherein millions of nerves and neurons for signal transmissions are intermixed but do not interfere with tens of thousands of blood vessels for cooling and energy supply, all within the same volume.
The fabrication of the individual layers was accomplished with existing fabrication methods, except those needed to etch or drill the holes for signal transmission from one layer to the next. To insulate these “nerves”, scientists left a silicon wall around each interconnect (also called through silicon vias) and added a fine layer of silicon oxide to insulate the electrical interconnects from the water. The structures had to be fabricated to an accuracy of 10 microns, 10 times more accurate than for interconnects and metallizations in current chips, IBM said.
To assemble the individual layers, Mr. Brunschwiler with colleagues from the Fraunhofer Institute developed a sophisticated thin-film soldering technique. Using this technique, scientists achieved the high quality, precision and robustness needed to ensure excellent thermal contacts as well as electrical contacts without shorts. In the final setup, the assembled stack is placed in a silicon cooling container resembling a miniature basin. The water is pumped into the container from one side and flows between the individual chip layers before exiting at the other side.
Using simulations, scientists extrapolated the experimental results of their test vehicle to a 4cm² chip stack and achieved a cooling performance of 180 W/cm².
The results were presented in a paper entitled “Forced convective interlayer cooling in vertically integrated packages” at the IEEE ITherm conference in Orlando, Florida, where it received a Best Paper award. This makes the third consecutive year in which the IBM Zurich Lab’s Advanced Thermal Packaging team was awarded for their chip-cooling innovations at leading IT cooling conferences.
By borrowing efficient concepts from nature and combining these with their long-standing expertise in microscale heat and mass transfer in addition to micro-fabrication techniques, IBM researchers have developed a new breed of highly efficient chip-cooling technologies that have the potential to resolve the cooling issue for generations of high-performance, efficient chips to come.
In IBM’s labs, tiny rivers of water are cooling computer chips that have circuits and components stacked on top of each other. The design promises to increase the number of circuits on a chip and significantly reduce energy consumed by data centers.
These so-called 3D chip stacks – which take chips and memory devices that traditionally sit side-by-side on a silicon wafer and stacks them together on top of one another – presents one of the most promising approaches to enhancing chip performance beyond its predicted limits.
IBM believes that 3D chip stacks would have an aggregated heat dissipation of close to 1 kilowatt with an area of 4 square centimeters and a thickness of about 1 millimeter. Moreover, each layer poses an additional barrier to heat removal.
“As we package chips on top of each other to significantly speed a processor’s capability to process data, we have found that conventional coolers attached to the back of a chip don’t scale. In order to exploit the potential of high-performance 3D chip stacking, we need interlayer cooling. Until now, nobody has demonstrated viable solutions to this problem,” explained Thomas Brunschwiler, project leader at IBM’s Zurich research laboratory.
The IBM team piped water into cooling structures as thin as a human hair (50 microns) between the individual chip layers in order to remove heat efficiently at the source. Using the superior thermophysical qualities of water, scientists were able to demonstrate a cooling performance of up to 180W/cm² per layer for a stack with a typical footprint of 4 cm².
In these experiments, scientists piped water through a 1 by 1cm test vehicle, consisting of a cooling layer between two dies or heat sources. The cooling layer measures only about 100 microns in height and is packed with 10 000 vertical interconnects per square centimeter.
The team overcame key technical challenges in designing a system that maximizes the water flow through the layers, yet hermetically seals the interconnects to prevent water from causing electrical shorts. The complexity of such a system resembles that of a human brain, wherein millions of nerves and neurons for signal transmissions are intermixed but do not interfere with tens of thousands of blood vessels for cooling and energy supply, all within the same volume.
The fabrication of the individual layers was accomplished with existing fabrication methods, except those needed to etch or drill the holes for signal transmission from one layer to the next. To insulate these “nerves”, scientists left a silicon wall around each interconnect (also called through silicon vias) and added a fine layer of silicon oxide to insulate the electrical interconnects from the water. The structures had to be fabricated to an accuracy of 10 microns, 10 times more accurate than for interconnects and metallizations in current chips, IBM said.
To assemble the individual layers, Mr. Brunschwiler with colleagues from the Fraunhofer Institute developed a sophisticated thin-film soldering technique. Using this technique, scientists achieved the high quality, precision and robustness needed to ensure excellent thermal contacts as well as electrical contacts without shorts. In the final setup, the assembled stack is placed in a silicon cooling container resembling a miniature basin. The water is pumped into the container from one side and flows between the individual chip layers before exiting at the other side.
Using simulations, scientists extrapolated the experimental results of their test vehicle to a 4cm² chip stack and achieved a cooling performance of 180 W/cm².
The results were presented in a paper entitled “Forced convective interlayer cooling in vertically integrated packages” at the IEEE ITherm conference in Orlando, Florida, where it received a Best Paper award. This makes the third consecutive year in which the IBM Zurich Lab’s Advanced Thermal Packaging team was awarded for their chip-cooling innovations at leading IT cooling conferences.
By borrowing efficient concepts from nature and combining these with their long-standing expertise in microscale heat and mass transfer in addition to micro-fabrication techniques, IBM researchers have developed a new breed of highly efficient chip-cooling technologies that have the potential to resolve the cooling issue for generations of high-performance, efficient chips to come.
Guest- Guest
Re: IBM Touts New Liquid-Cooling Technique.
hmm new technique ... wud luv to hear about it more in future .. thx for sharing abid !
luv.inspecta- Legendary Member
-
Number of posts : 1642
Age : 38
Location : saudi arabia
mig33 username : luv.inspecta
Registration date : 2008-05-19
Re: IBM Touts New Liquid-Cooling Technique.
NEW INFORMATIION
thanks for sharing
thanks for sharing
Nothingness- Legendary Member
-
Number of posts : 1928
Age : 35
Location : Pakistan
mig33 username : lunacy_reloaded
Registration date : 2008-04-24
Re: IBM Touts New Liquid-Cooling Technique.
wow, this is great. if the chips cool, they can work in theit top performance. hope we can use this asap
Kanishka_max- Regular Member
-
Number of posts : 261
Age : 36
Location : .:: Sri Lanka ::.
mig33 username : kanishka_max
Registration date : 2008-03-09
Page 1 of 1
Permissions in this forum:
You cannot reply to topics in this forum